# LECTURE 5 –DIGITAL PHASE LOCK LOOPS (DPLLs) INTRODUCTION

# **Topics**

- Building Blocks of the DPLL
- Dynamic Performance of the DPLL

Organization:



## **BUILDING BLOCKS OF THE DPLL**

# **Block Diagram of the DPLL**



- The only digital block is the phase detector and the remaining blocks are similar to the LPLL
- The divide by N counter is used in frequency synthesizer applications.

$$\omega_2' = \omega_1 = \frac{\omega_2}{N} \longrightarrow \omega_2 = N \omega_1$$

## **DIGITAL PHASE DETECTORS**

# **Introduction**

Key assumption in digital phase detectors:  $v_1(t)$  and  $v_2(t)$  are square waves. This may require amplification and limiting.



Types of digital phase detectors:

- 1.) EXOR gate
- 2.) The edge-triggered JK flip-flop
- 3.) The phase-frequency detector

# **The EXOR Gate**



| $v_1$ | $v_2$ | $v_d$ |
|-------|-------|-------|
| 0     | 0     | 0     |
| 0     | 1     | 1     |
| 1     | 0     | 1     |
| 1     | 1     | 0     |

Zero Phase Error:



Positive Phase Error:



# **EXOR Gate – Continued**

Assume that the average value of  $v_d$ , is shifted to zero for zero phase error,  $\theta_e$ .  $v_d$  can be plotted as,



If  $v_1$  and  $v_2$ ' are asymmetrical (have different duty cycles), then  $v_d$  becomes,



The effect of waveform asymmetry is to reduce the loop gain of the DPLL and also results in a smaller lock range, pull-in range, etc.

# JK Flip-Flop

The JK Flip-Flop is not sensitive to waveform asymmetry because it is edge-triggered.



 $\frac{K \overline{Q}}{\text{Fig. 2.2-08}}$  rising edge

| $v_1$ | <i>v</i> <sub>2</sub> ' | $Q_{n+1}$        |
|-------|-------------------------|------------------|
| 0     | 0                       | $Q_n$            |
| 0     | 1                       | 0                |
| 1     | 0                       | 1                |
| 1     | 1                       | $\overline{Q_n}$ |

Zero Phase Error (Assume triggered):



Positive Phase Error:



# JK Flip-Flop Phase Detector – Continued

Input-Output Characteristic:



#### Comments:

- Symmetry of  $v_1$  and  $v_2$ ' is unimportant
- Both the EXOR and the JK flip-flop have a severely limited pull-in range if the loop filter does not have a pole at zero.

# **The Phase-Frequency Detector (PFD)**

The PFD can detect both the phase and frequency difference between  $v_1$  and  $v_2$ '.

Conceptual diagram:



The output signal of the PFD depends on the phase error in the locked state and on the frequency error in the unlocked state.

Consequently, the PFD will lock under any condition, irrespective of the type of loop filter used.

# The PFD – Continued

# PFD implementation:



Unlike the EXOR gates and the R-S latches, the PFD generates two outputs which are not complementary.

# **Illustration of a PFD**

PFD ( $\omega_A = \omega_B$ ):





# **Illustration of the PFD- Continued**



# **PFD – Continued**

Plot of the PFD output versus phase error:



When  $\theta_e$  exceeds  $\pm 2\pi$ , the PFD behaves as if the phase error recycled at zero.

$$\therefore K_d = \frac{V_{OH} - V_{OL}}{4\pi}$$

A plot of the averaged duty cycle of  $v_d$  versus  $\omega_1/\omega_2$ ' ( $\omega_A/\omega_B$ ) in the unlocked of the DPLL:



#### **CHARGE PUMPS**

## What is a Charge Pump?

A charge pump consists of two switched current sources controlled by  $Q_A$  and  $Q_B$  which drive a capacitor or a combination of a resistor and a capacitor to form a filter for the PLL with a pole at the origin.



 $\omega_A > \omega_B$  or  $\omega_A = \omega_B$  but  $\theta_A > \theta_B$ :  $S_1$  is on and  $V_{out}$  increases.

 $\omega_A < \omega_B$  or  $\omega_A = \omega_B$  but  $\theta_A < \theta_B$ :  $S_2$  is on and  $V_{out}$  decreases.

# A Charge-Pump PLL

# Block diagram:



The charge pump and capacitor  $C_p$  serve as the loop filter for the PLL. The charge pump can provide infinite gain for a static phase shift.

## **Step Response of a Charge Pump PLL**

Assume that the period of the input is  $T_1$  and the charge pump provides a current of  $\pm I_p$  to the capacitor  $C_p$ .

Detector gain?

Since the steady-state gain =  $\infty$ , it is more meaningful to define  $K_d$  as follows,



Amount of 
$$v_d(t)$$
 increase per period  $(T_1) = \frac{I_p}{C_p} \times \frac{\theta_e}{2\pi/T_1} = \frac{I_p T_1 \theta_e}{2\pi C_p}$ 

Average slope per period = 
$$\frac{I_p T_1 \theta_e}{2\pi C_p} \times \frac{1}{T_1} = \frac{I_p \theta_e}{2\pi C_p}$$

$$v_d(t) = \text{Average Slope} \cdot \Delta \theta = \frac{I_p}{2\pi C_p} \cdot \theta_e \mu(t)$$

Taking the Laplace transform gives,

$$V_d(s) = \frac{I_p}{2\pi C_p} \frac{\theta_e}{s} \rightarrow K_d = \frac{I_p}{2\pi C_p} \frac{V}{\text{rads}}$$

## A Charge-Pump PLL – Continued

$$\frac{Y(s)}{X(s)} = \frac{V_2(s)}{V_1(s)} = ?$$

$$Y(s) = \frac{K_o}{s} V_d(s) = \frac{K_o K_d}{s^2} [X(s) - Y(s)]$$
  $\rightarrow \frac{Y(s)}{X(s)} = \frac{K_o K_d}{s^2 + K_o K_d}$ 

which has poles at  $\pm j\sqrt{K_oK_d}$ . To avoid instability, a zero must be introduced by the resistor in series with  $C_p$ .

$$V_{d}(s) = \frac{I}{2\pi} \left( R + \frac{1}{sC_{p}} \right) = \frac{I}{s2\pi C_{p}} (sRC_{p} + 1) = \frac{K_{d}}{s} (s\tau_{p} + 1)$$

$$Y(s) = \frac{K_{o}}{s} V_{d}(s) = \frac{K_{o}K_{d}}{s^{2}} (s\tau_{p} + 1) [X(s) - Y(s)]$$

$$Y(s) \left[ 1 + \frac{K_{o}K_{d}}{s^{2}} (s\tau_{p} + 1) \right] = \frac{K_{o}K_{d}}{s^{2}} (s\tau_{p} + 1)X(s)$$

$$\frac{Y(s)}{X(s)} = \frac{K_{o}K_{d}(s\tau_{p} + 1)}{s^{2} + K_{o}K_{d}\tau_{p}s + K_{o}K_{d}}$$

Equating to the standard second-order denominator gives,

$$\omega_n = \sqrt{K_o K_d}$$
 and  $\zeta = \frac{\omega_n \tau_p}{2}$ 



# **Nonideal Effects of Charge-Pumps**

1.) Dead zone.

A dead zone occurs when  $Q_A$  or  $Q_B$  do not reach their full logic levels. This is due to delay differences in the AND gate and the flip-flops. It is removed by proper synchronization of the delays.

2.) Mismatch between  $I_1$  and  $I_2$ .

To eliminate the dead zone,  $Q_A$  and  $Q_B$  can be simultaneously high for a small time. If  $I_1 \neq I_2$ , the output varies even though  $\theta_e$  = 0. (Can introduce spurs.)

3.) Charge injection. When the  $S_1$  and  $S_2$  switches turn off, they can inject/remove charge from  $C_p$ . Changes  $\omega_2$ .

4.) Charge sharing.

If  $X \to V_{DD}$  and Y = 0 when  $S_1$  and  $S_2$  are off, the VCO will experience a jump when  $S_1$  or  $S_2$  turns on. This periodic effect introduces sidebands (spurs) at the output.







#### DYNAMIC PERFORMANCE OF THE DPLL

# **Types of PLLs**

Type I – Open-loop transfer function has one pole at the origin.

Type II – Open-loop transfer function has two poles at the origin.

The above transfer functions may also have other roots but not at the origin.

# **Model for the DPLL**



Various configurations of the DPLL:

- 1.) Phase detector EXOR, J-K flip-flop, or PFD
- 2.) Filter –

Passive lag with or without a charge pump Active lag with or without a charge pump Active PI with or without a charge pump

# **Loop Filters**

1.) Passive lag-

PD 
$$\rightarrow F(s) = \frac{1 + s\tau_2}{1 + s(\tau_1 + \tau_2)}$$
PFD  $\rightarrow F(s) \approx \frac{1 + s\tau_2}{s(\tau_1 + \tau_2)}$ 

Experimental results using the PFD with a passive lag filter show that the gain of the passive filter is not constant. As a result, the filter dynamics become nonlinear.

2.) Active lag-

PD 
$$\rightarrow F(s) = K_a \frac{1 + s \tau_2}{1 + s \tau_1}$$
PFD  $\rightarrow F(s) \approx \frac{1 + s \tau_2}{s \tau_1}$ 

3.) Active PI-

PD or PFD 
$$\rightarrow F(s) = \frac{1 + s \tau_2}{s \tau_1}$$

# The Hold Range, $\Delta \omega_H$

The hold range,  $\Delta \omega_H$ , is the frequency range within which the PLL operation is statically stable. The hold range for various types of DPLLs are:

| Type of PD           | EXOR                       | EXOR                       | EXOR     | JK-FF                   | JK-FF                       | JK-FF    | PFD     |
|----------------------|----------------------------|----------------------------|----------|-------------------------|-----------------------------|----------|---------|
| Loop Filter          | Passive                    | Active                     | Active   | Passive                 | Active                      | Active   | All     |
|                      | Lag                        | Lag                        | PI       | Lag                     | Lag                         | PI       | Filters |
| $\Delta\omega_{\!H}$ | $\frac{K_o K_d(\pi/2)}{N}$ | $\frac{K_o K_d(\pi/2)}{N}$ | $\infty$ | $\frac{K_o K_d \pi}{N}$ | $\frac{K_o K_d K_a \pi}{N}$ | $\infty$ | 8       |

# **Some Considerations of Importance**

As we examine the lock range of the DPLL using EXOR, JK-FF, and PFD detectors, the following comparison will be useful.



# The Lock Range, $\Delta\omega_L$

The lock range is the offset between  $\omega_1$  and  $\omega_2/N$  that causes the DPLL to acquire lock with one beat note between  $\omega_1$  and  $\omega_2' = \omega_2/N$ .

1.) PD = EXOR



Recall that  $\Delta\omega_L(\text{LPLL}) = 2\zeta\omega_n$ and  $\Delta\omega_L \propto \text{Range of } \theta_e = \Delta\theta_e$ But,  $\Delta\theta_e(\text{EXOR}) = 0.5\pi \Delta\theta_e(\text{LPLL})$ 

$$\therefore \Delta\omega_L = 0.5\pi(2\zeta\omega_n) = \pi\zeta\omega_n$$
$$\Delta\omega_L = \pi\zeta\omega_n$$

2.) PD =JK-Flip flop



$$\Delta\theta_e(\text{EXOR}) = \pi \Delta\theta_e(\text{LPLL})$$

$$\therefore \Delta \omega_L = \pi(2\zeta\omega_n)$$

$$\Delta\omega_L = 2\pi\zeta\omega_n$$

3.) PD = PFD

$$\Delta\theta_e(\text{PFD}) = 2\pi \Delta\theta_e(\text{LPLL}) \rightarrow \Delta\omega_L = 2\pi(2\zeta\omega_n) \rightarrow \Delta\omega_L = 4\pi\zeta\omega_n$$

The lock time for all cases is  $T_p \approx 2\pi/\omega_n$ .

# The Pull-In Range, $\Delta \omega_p$ , and the Pull-In Time, $T_p$

The pull-in range,  $\Delta \omega_p$ , is the largest  $\Delta \omega = |\omega_1 - \omega_2|$  for which an unlocked loop will lock. The pull-in time,  $T_p$ , is the time required for the loop to lock.

#### EXOR as the PD:

Waveforms-



 $T_1 > T_2$  because  $\Delta \omega$  is smaller when  $v_d$  is positive and larger when  $v_d$  is negative.

#### Results-

| Type of Filter | $\Delta\omega_p$ (Low loop gains)                                               | $\Delta\omega_p$ (High loop gains)                     | Pull-in Time, $T_p$                                          |
|----------------|---------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|
| Passive Lag    | $\frac{\pi}{2}\sqrt{2\zeta\omega_nK_oK_d-\omega_n^2}$                           | $\frac{\pi}{\sqrt{2}}\sqrt{\zeta\omega_{n}K_{o}K_{d}}$ | $\frac{4}{\pi^2} \frac{\Delta \omega_o^2}{\zeta \omega_n^3}$ |
| Active Lag     | $\frac{\pi}{2}\sqrt{2\zeta\omega_{n}K_{o}K_{d}-\frac{{\omega_{n}}^{2}}{K_{a}}}$ | $\frac{\pi}{\sqrt{2}}\sqrt{\zeta\omega_{n}K_{o}K_{d}}$ | $\frac{4}{\pi^2} \frac{\Delta \omega_o^2}{\zeta \omega_n^3}$ |
| Active PI      | $\infty$                                                                        | ∞                                                      | $\frac{4}{\pi^2} \frac{\Delta \omega_o^2}{\zeta \omega_n^3}$ |

# The Pull-In Range, $\Delta \omega_p$ , and the Pull-In Time, $T_p$ -Continued

JK Flip-Flop as the PD:

Waveforms-



 $T_1 > T_2$  because  $\Delta \omega$  is smaller when  $v_d$  is positive and larger when  $v_d$  is negative.

#### Results-

| Type of Filter | $\Delta\omega_p$ (Low loop gains)                              | $\Delta\omega_p$ (High loop gains)            | Pull-in Time, $T_p$                                          |
|----------------|----------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------|
| Passive Lag    | $\pi\sqrt{2\zeta\omega_nK_oK_d-\omega_n^2}$                    | $\pi\sqrt{2}\sqrt{\zeta\omega_{n}K_{o}K_{d}}$ | $\frac{1}{\pi^2} \frac{\Delta \omega_o^2}{\zeta \omega_n^2}$ |
| Active Lag     | $\pi \sqrt{2\zeta\omega_n K_o K_d - \frac{{\omega_n}^2}{K_a}}$ | $\pi\sqrt{2}\sqrt{\zeta\omega_{n}K_{o}K_{d}}$ | $1 \Delta \omega_o^2$                                        |
|                | $\pi \sqrt{2\zeta \omega_n K_o K_d} - \overline{K_a}$          | ,                                             | $\pi^2 \zeta \omega_n^2$                                     |
| Active PI      | $\infty$                                                       | $\infty$                                      | $\frac{4}{\pi^2} \frac{\Delta \omega_o^2}{\zeta \omega_n^2}$ |

# $\Delta\omega_p$ and $T_p$ for the PFD

Assume that the PFD uses a single power supply of  $V_{DD}$ . The various waveforms are,



 $v_d$ (eq.) is a 50% duty cycle model of the PFD to find  $T_p$ .

Lecture 05 - (8/9/18)Page 5-25

# $\Delta\omega_p$ and $T_p$ for the PFD – Continued

Since  $\Delta \omega_p = \infty$ , let us find  $T_p$  using the following model for the passive lag filter:





50% Duty Cycle Fig. 2.2-31

Use the 50% duty cycle model, solve for the time necessary to increase  $v_f$  by  $\Delta \omega / K_o$ .

1.) Loop filter = Passive lag

$$T_p = 2(\tau_1 + \tau_2) \ln \left( \frac{K_o V_{DD}/2}{K_o V_{DD}/2 - \Delta \omega_o} \right)$$

2.) Loop filter = Active lag

$$T_p = 2 \tau_1 \ln \left( \frac{K_o K_a V_{DD}/2}{K_o K_a V_{DD}/2 - \Delta \omega_o} \right)$$

3.) Loop filter = Active PI

$$T_p = \frac{2\tau_1 \Delta \omega_o}{K_o V_{DD}/2}$$

For split power supplies, replace  $V_{DD}$  with  $(V_{OH}-V_{OL})$ .

Lecture 05 - (8/9/18)Page 5-26

# The Pull-Out Range, $\Delta \omega_{po}$

The pull-out range is the size of the frequency step applied to the reference input that causes the PLL to lose phase tracking.

1.) EXOR: 
$$\Delta \omega_{po} \approx 2.46 \omega_n (\zeta + 0.65)$$
 for  $0.1 < \zeta < 3$ 

2.) JK Flip-flop:

$$\Delta\omega_{po} = \pi\omega_{n} \exp\left[\frac{\zeta}{\sqrt{1-\zeta^{2}}} \tan^{-1}\left(\frac{\sqrt{1-\zeta^{2}}}{\zeta}\right)\right], \quad \zeta < 1$$

$$\Delta\omega_{po} = \pi\omega_{n}e, \qquad \zeta = 1$$

$$\Delta\omega_{po} = \pi\omega_{n} \exp\left[\frac{\zeta}{\sqrt{1-\zeta^{2}}} \tanh^{-1}\left(\frac{\sqrt{1-\zeta^{2}}}{\zeta}\right)\right], \quad \zeta > 1$$

$$\Delta\omega_{po} \approx 5.78 \omega_{n}(\zeta + 0.5) \text{ for all } \zeta$$

$$\Delta\omega_{po} \approx 5.78\,\omega_n(\zeta + 0.5)$$
 for all  $\zeta$ 

3.) PFD:

$$\Delta\omega_{po} = 2\pi\omega_{n} \exp\left[\frac{\zeta}{\sqrt{1-\zeta^{2}}} \tan^{-1}\left(\frac{\sqrt{1-\zeta^{2}}}{\zeta}\right)\right], \ \zeta < 1$$

$$\Delta\omega_{po} = 2\pi\omega_{n}e, \qquad \zeta = 1$$

$$\Delta\omega_{po} = 2\pi\omega_{n} \exp\left[\frac{\zeta}{\sqrt{1-\zeta^{2}}} \tanh^{-1}\left(\frac{\sqrt{1-\zeta^{2}}}{\zeta}\right)\right], \ \zeta > 1$$

$$\Delta\omega_{po} \approx 11.55\omega_{n}(\zeta + 0.5) \text{ for all } \zeta$$

$$\Delta\omega_{po} \approx 11.55\,\omega_n(\zeta + 0.5)$$
 for all  $\zeta$ 

## Example 1 – A Simple CMOS PLL

Consider the PLL shown. Assume that: 1.) the phase detector is a simple CMOS EXOR whose logic levels q<sub>in</sub> are ground and  $V_{DD} = 5V$ , 2.) both the input to the loop and the VCO output are square waves that swing between ground and  $V_{DD}$ , and 3.) that the VCO has a perfectly linear relationship between the control



voltage and output frequency of 10 MHz/V. The polarities are such that an increase in control voltage causes an increase in the VCO frequency.

- (a.) Derive the expression for the open-loop transmission and the transfer function  $\theta_{out}(s)/\theta_{in}(s)$ .
- (b.) Initially assume  $R_2 = 0$  and  $R_1 = 10k\Omega$ . What value of C gives a loop crossover frequency of 100kHz? What is the phase margin? Assume the op amp is ideal.
- (c.) With the value of C from part (b.), what value of  $R_2$  will provide a phase margin of  $45^{\circ}$  while preserving a 100 kHz crossover frequency?
- (d.) Now assume that a frequency divider of factor N is inserted into the feedback path. With the component values of part (c.), what is the largest value of N that can be tolerated without shrinking the phase margin below  $14^{\circ}$ ?

## **Example 1 - Continued**

## **Solution**

(a.) 
$$\theta_{out}(s) = \frac{K_o}{s} F(s) K_d \left( \theta_{in}(s) + \frac{\theta_{out}(s)}{N} \right) = \frac{5K_o}{s\pi} F(s) \left( \theta_{in}(s) + \frac{\theta_{out}(s)}{N} \right)$$

$$K_d = \frac{5V}{\pi} \quad \text{and} \quad F(s) = -\frac{R_2 + (1/sC)}{sR_1C} = -\frac{sR_2C + 1}{sR_1C} = -\frac{s\tau_2 + 1}{s\tau_1}, \quad \tau_1 = R_1C \quad \text{and} \quad \tau_2 = R_2C$$

$$\therefore \theta_{out}(s) = -\frac{5K_o}{s\pi} \left( \frac{s\tau_2 + 1}{s\tau_1} \right) \left( \theta_{in}(s) + \frac{\theta_{out}(s)}{N} \right) \rightarrow \theta_{out}(s) \left[ 1 + \frac{5K_o}{s\pi N} \left( \frac{s\tau_2 + 1}{s\tau_1} \right) \right] = \frac{5K_o}{s\pi} \left( \frac{s\tau_2 + 1}{s\tau_1} \right) \theta_{in}(s)$$

$$\frac{\theta_{out}(s)}{\theta_{in}(s)} = \frac{-\frac{5K_o}{\pi\tau_1} (s\tau_2 + 1)}{s^2 + \frac{5K_o}{\pi N} \frac{\tau_2}{\tau_1} s + \frac{5K_o}{\pi N\tau_1}}$$

$$\frac{\theta_{out}(s)}{\theta_{in}(s)} = \frac{-\frac{5K_o}{\pi \tau_1} (s \tau_2 + 1)}{s^2 + \frac{5K_o}{\pi N} \frac{\tau_2}{\tau_1} s + \frac{5K_o}{\pi N \tau_1}} \text{ and the loop gain } = LG = -\frac{5K_o}{sN\pi} \left(\frac{s \tau_2 + 1}{s \tau_1}\right)$$

Assume N = 1 to get the answer to part (a.).

## **Example 1 - Continued**

(b.) With  $R_2 = 0$ ,  $\tau_2 = 0$  so that the loop gain becomes,

$$LG = -\frac{5K_o}{s^2 \tau_1 N \pi} = \frac{5 \cdot 2\pi x 10^7}{s^2 \tau_1 \pi} = \frac{10^8}{\omega_c^2 \tau_1} = 1 \quad \Rightarrow \quad \tau_1 = \frac{10^8}{(2\pi \cdot 10^5)^2} = 253.3 \mu \text{sec.}$$

$$\tau_1 = R_1 C \quad \Rightarrow \quad 253.3 \mu \text{sec.} = 10 \text{k}\Omega C \quad \Rightarrow \quad \underline{C} = 25.3 \text{nF}$$
The phase margin is  $0^\circ$ .

(c.) The phase margin is totally due to  $\tau_2$ . It is written as,

PM = 
$$tan^{-1}(\omega_c \tau_2) = 45^\circ \rightarrow \omega_c \tau_2 = 1 \rightarrow \tau_2 = \frac{1}{\omega_c} = \frac{1}{2\pi x \cdot 10^5} = 1.5915 \mu s = R_2 C$$

$$\therefore R_2 = \frac{1}{2\pi \times 10^5 25.3 \times 10^{-9}} = \underline{62.83\Omega}$$

(d.) N does not influence the phase shift so we can write,

$$tan^{-1}(\omega_c \tau_2) = 14^{\circ} \rightarrow \omega_c' \tau_2 = 0.2493 \rightarrow \omega_c' = 0.2493 \omega_c = 156,657 \text{ rads/sec.}$$

Now the loop gain at  $\omega_c$ ' must be unity.

$$LG = -\frac{5K_o}{\omega_c' N \pi} \left( \frac{\sqrt{(\omega_c' \tau_2)^2 + 1}}{\omega_c' \tau_1} \right) = 1 \rightarrow N = \frac{5K_o}{(\omega_c')^2 \pi \tau_1} \sqrt{(\omega_c' \tau_2)^2 + 1}$$

$$N = \frac{10^8}{(156.657 \text{krads/sec.})^2 253.3 \times 10^{-6}} \sqrt{(0.2493)^2 + 1} = 16.58 = \underline{16}$$

#### **SUMMARY**

• The DPLL has a digital phase detector and the remainder of the blocks are analog

- Digital phase detectors
  - EXOR Gate
  - JK Flip-Flop
  - Phase-Frequency Detector
- Charge pump a filter implementation using currents sources and a capacitor that works with the PFD
- Charge pumps implement a pole at the origin to result in zero phase error